<?xml version="1.0" encoding="UTF-8"?><?xml-stylesheet title="XSL_formatting" type="text/xsl" href="https://news.samsung.com/global/wp-content/plugins/btr_rss/btr_rss.xsl"?><rss version="2.0"
     xmlns:content="http://purl.org/rss/1.0/modules/content/"
     xmlns:wfw="http://wellformedweb.org/CommentAPI/"
     xmlns:dc="http://purl.org/dc/elements/1.1/"
     xmlns:atom="http://www.w3.org/2005/Atom"
     xmlns:sy="http://purl.org/rss/1.0/modules/syndication/"
     xmlns:slash="http://purl.org/rss/1.0/modules/slash/"
	 xmlns:media="http://search.yahoo.com/mrss/"
	>
	<channel>
		<title>Samsung 12-layer 3D-TSV &#8211; Samsung Global Newsroom</title>
		<atom:link href="https://news.samsung.com/global/tag/samsung-12-layer-3d-tsv/feed" rel="self" type="application/rss+xml" />
		<link>https://news.samsung.com/global</link>
        <image>
            <url>https://img.global.news.samsung.com/image/newlogo/logo_samsung-newsroom.png</url>
            <title>Samsung 12-layer 3D-TSV &#8211; Samsung Global Newsroom</title>
            <link>https://news.samsung.com/global</link>
        </image>
        <currentYear>2019</currentYear>
        <cssFile>https://news.samsung.com/global/wp-content/plugins/btr_rss/btr_rss_xsl.css</cssFile>
		<description>What's New on Samsung Newsroom</description>
		<lastBuildDate>Thu, 16 Apr 2026 21:00:00 +0000</lastBuildDate>
		<language>en-US</language>
		<sy:updatePeriod>hourly</sy:updatePeriod>
		<sy:updateFrequency>1</sy:updateFrequency>
					<item>
				<title><![CDATA[Samsung Electronics Develops Industry’s First  12-Layer 3D-TSV Chip Packaging Technology]]></title>
				<link>https://news.samsung.com/global/samsung-electronics-develops-industrys-first-12-layer-3d-tsv-chip-packaging-technology</link>
				<pubDate>Mon, 07 Oct 2019 08:00:32 +0000</pubDate>
								<media:content url="https://img.global.news.samsung.com/global/wp-content/uploads/2019/10/Samsung-12-layer-3D-TSV_thumb728F.jpg" medium="image" />
				<dc:creator><![CDATA[Samsung Newsroom]]></dc:creator>
						<category><![CDATA[Press Release]]></category>
		<category><![CDATA[Semiconductors]]></category>
		<category><![CDATA[12-layer 3D-TSV]]></category>
		<category><![CDATA[3D packaging technology]]></category>
		<category><![CDATA[Samsung 12-layer 3D-TSV]]></category>
		<category><![CDATA[Samsung DRAM]]></category>
                <guid isPermaLink="false">http://bit.ly/358eLaD</guid>
									<description><![CDATA[Samsung Electronics, a world leader in advanced semiconductor technology, today announced that it has developed the industry’s first 12-layer 3D-TSV (Through Silicon Via) technology. Samsung’s new innovation is considered one of the most challenging packaging technologies for mass production of high-performance chips, as it requires pinpoint accuracy to vertically interconnect 12 DRAM chips through a […]]]></description>
																<content:encoded><![CDATA[<p>Samsung Electronics, a world leader in advanced semiconductor technology, today announced that it has developed the industry’s first 12-layer 3D-TSV (Through Silicon Via) technology.</p>
<p>Samsung’s new innovation is considered one of the most challenging packaging technologies for mass production of high-performance chips, as it requires pinpoint accuracy to vertically interconnect 12 DRAM chips through a three-dimensional configuration of more than 60,000 TSV holes, each of which is one-twentieth the thickness of a single strand of human hair.</p>
<p>The thickness of the package (720㎛) remains the same as current 8-layer High Bandwidth Memory-2 (HBM2) products, which is a substantial advancement in component design. This will help customers release next-generation, high-capacity products with higher performance capacity without having to change their system configuration designs.</p>
<p>In addition, the 3D packaging technology also features a shorter data transmission time between chips than the currently existing wire bonding technology, resulting in significantly faster speed and lower power consumption.</p>
<p>“Packaging technology that secures all of the intricacies of ultra-performance memory is becoming tremendously important, with the wide variety of new-age applications, such as artificial intelligence (AI) and High Power Computing (HPC),” said Hong-Joo Baek, executive vice president of TSP (Test & System Package) at Samsung Electronics.</p>
<p>“As Moore’s law scaling reaches its limit, the role of 3D-TSV technology is expected to become even more critical. We want to be at the forefront of this state-of-the-art chip packaging technology.”</p>
<p>Relying on its 12-layer 3D-TSV technology, Samsung will offer the highest DRAM performance for applications that are data-intensive and extremely high-speed.</p>
<p>Also, by increasing the number of stacked layers from eight to 12, Samsung will soon be able to mass produce 24-gigabyte (GB)* High Bandwidth Memory, which provides three times the capacity of 8GB high bandwidth memory on the market today.</p>
<p>Samsung will be able to meet the rapidly growing market demand for high-capacity HBM solutions with its cutting-edge 12-layer 3D TSV technology and it hopes to solidify its leadership in the premium semiconductor market.</p>
<p>*<em><span style="font-size: small">8GB mass-production product= 8Gb x 8 layers, 24GB developed product= 16Gb x 12 layers</span></em></p>
<p>*<em><span style="font-size: small">PKG cross section structure</span></em></p>
<p><img class="alignnone size-full wp-image-113039" src="https://img.global.news.samsung.com/global/wp-content/uploads/2019/10/Samsung-12-layer-3D-TSV_main1.jpg" alt="" width="1000" height="299" /></p>
<p>*<em><span style="font-size: small">Wire bonding vs TSV technology</span></em></p>
<p><img class="alignnone size-full wp-image-113048" src="https://img.global.news.samsung.com/global/wp-content/uploads/2019/10/Samsung-12-layer-3D-TSV_main2.jpg" alt="" width="1000" height="399" /></p>
]]></content:encoded>
																				</item>
			</channel>
</rss>